Contact UsNeed
help
?










Mart > IP Mart

    
IIR filter Second-Order By Quotes None 150 MHz None  
This IP is a second order IIR filter sometimes referred to as a 'bi-quad'. Internally,   it   has   a   fully   pipelined   architecture   permitting   the   highest possible sample rates for IIR filtering.    Values are sampled on the rising clock-edge of clk when EN is high.  The latency of the IIR filter between the first input sample and the first output sample is 7 clock cycles.    Applicaion IIR filtering in higher sample-rate applications General purpose high-pass, band-pass and low-pass filters Introduction
Color-space Converter By Quotes None 400 MHz None  
This  IP  is a fully pipelined color-space converter that converts pixels between the RGB and YCbCr color spaces.  In total, the IP Core package contains two distinct modules – one module that converts   from   24-bit   RGB   to   30-bit   4:4:4   YCbCr   and   the   other   that performs the reciprocal operation from 4:4:4 YCbCr to RGB.   Application Digital video and image processing  Introduction
ITU-R BT.656 video decoder By Quotes None 300 MHz None  
DEC_BT656 is a digital video decoder with integrated colour-space converter.  It's function is to extract the valid pixels from a BT.656 video stream and convert them to 24-bit RGB for subsequent processing. Pixels   are   extracted   from   the   BT.656   input   stream   and   converted   to RGB888 format.    Application  BT.656 input video capture and processing PAL & NTSC SDTV interlaced format conversion Introduction
ITU-R BT.656 video encoder By Quotes None 200 MHz None  
ITU-R_BT is a digital video encoder with integrated colour-space converter.   The encoder accepts 24-bit RGB pixels from sequential odd and even fields.   These pixels are then mapped to the YCbCr colour-space and formatted correctly into a BT output stream. The output of the encoder generates an industry standard ITU-R BT.656 format video stream together with a video_val signal that is asserted with the first valid byte of the output stream.   Applications BT.656 output video generation PAL & NTSC SDTV video format conversion   Introduction
Video Frame Buffer By Quotes None 300 MHz None  
VID_FB is a high-speed multi-format video frame buffer that asynchronously samples an input video stream and buffers it in an   external   memory. Output   pixels   are   read   out   of   the   buffer   and synchronised to the system clock domain.  The VID_FB will automatically adapt to different input and output frame rates. If the input frame rate is too high, then the VID_FB will cleanly drop or 'skip' an input frame.  Likewise, if the output frame rate is higher than the input frame rate, then frames will be repeated 3 .   The result is a system that seamlessly adapts to the different frame rates at the input and output of the VID_FB.   Applications Buffering video frames in external memory Real-time digital video applications Genlocking of multiple video sources   Introduction
Financial Information Security By Quotes None None None  
This Platform can decrease timing for develop. Single Chip Solution 32-bit RISC MCU SPI/UART/I2C/GPIO Crypto Engine PCIE Gen2/Gen3 USB 2.0 Flash Controller DDR4 Easy Integrated Customer’s Logic Applications Security Network Financial Information Security Introduction
Advanced IoT Platform By Quotes None None None  
This Platform can decrease timing for develop. Single Chip Solution Integrated Gyroscope Sensor Integrated Acceleration Sensor Integrated Communication 32-bit RISC MCU ADC SPI/UART/I2C/GPIO Crypto Engine Easy Integrated Customer’s LogicApplications Security Systems Home and Building Automation IoT Introduction
Basic IoT Platform By Quotes None None None  
This Platform can decrease timing for develop. Single Chip Solution Integrated Gyroscope Sensor Integrated Acceleration Sensor 32-bit RISC CPU ADC Wi-Fi/Bluetooth SPI/UART/I2C/GPIO Easy Integrated Customer’s Logic Applications Home and Building Automation Smart Energy Internet of Things Introduction
Automotive Electronics Platform By Quotes None None None  
This Platform can decrease timing for develop. Single Chip Solution Integrated Pressure Sensor Integrated Acceleration Sensor Integrated Temperature Sensor 32-bit RISC CPU PWM RF Transmitter (300-450 Mhz) LF Receiver Easy Integrated Customer’s Logic ​ Application Tire Pressure Monitoring System Automotive electronics Introduction
DDR4 SDRAM Controller Core By Quotes None None None  
Double Data Rate 4 (DDR4) SDRAM Controller Core is designed for use in applications requiring high memory throughput, high clock rates and full programmability.   The core uses bank management modules to monitor the status of each SDRAM bank.  Banks are only opened or closed when necessary, minimizing access delays.  Up to 32 banks can be managed at one time.    The core supports all new DDR4 features, including: 3DS device configurations, write CRC, data bus inversion (DBI), fine granu-larity refresh, additive latency, per-DRAM addressability, and temperature controlled refresh. Introduction
μIP Price Logic Gate Count Clock Rate Technology   Ratings

 1  2  3  4  5  6  7